## 54/74198

### 8-BIT R/L SHIFT REGISTER

**DESCRIPTION** — The '198 features synchronous parallel load, hold, shift right and shift left modes, as determined by the Select ( $S_0$ ,  $S_1$ ) inputs. State changes are initiated by the rising edge of the clock. An asynchronous Master Reset ( $\overline{\text{MR}}$ ) input overrides all other inputs and clears the register. The '198 is useful for serial-serial, serial-parallel, parallel-serial and parallel-parallel register transfers.

- PARALLEL IN/PARALLEL OUT
- SYNCHRONOUS PARALLEL LOAD
- SHIFT RIGHT AND SHIFT LEFT CAPABILITY
- ASYNCHRONOUS OVERRIDING CLEAR

**ORDERING CODE:** See Section 9

|                    | PIN | COMMERCIAL GRADE                                               | MILITARY GRADE                                                                                  | PKG  |
|--------------------|-----|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|
| PKGS               | оит | V <sub>CC</sub> = +5.0 V ±5%,<br>T <sub>A</sub> = 0°C to +70°C | $V_{CC} = +5.0 \text{ V} \pm 10\%,$<br>$T_A = -55^{\circ} \text{ C to } +125^{\circ} \text{ C}$ | TYPE |
| Plastic<br>DIP (P) | А   | 74198PC                                                        |                                                                                                 | 9N   |
| Ceramic<br>DIP (D) | Α   | 74198DC                                                        | 54198DM                                                                                         | 6N   |
| Flatpak<br>(F)     | Ά   | 74198FC                                                        | 54198FM                                                                                         | 4M   |

## CONNECTION DIAGRAM PINOUT A



#### INPUT LOADING/FAN-OUT: See Section 3 for U.L. definitions

| PIN NAMES | DESCRIPTION                                  | 54/74 (U.L.)<br>HIGH/LOW |  |
|-----------|----------------------------------------------|--------------------------|--|
| So, S1    | Mode Select Inputs                           | 1.0/1.0                  |  |
| Po — P7   | Parallel Data Inputs                         | 1.0/1.0                  |  |
| DSR       | Serial Data Input (Shift Right)              | 1.0/1.0                  |  |
| DSL       | Serial Data Input (Shift Left)               | 1.0/1.0                  |  |
|           | Clock Pulse Input (Active Rising Edge)       | 1.0/1.0                  |  |
| CP<br>MR  | Asynchronous Master Reset Input (Active LOW) | 1.0/1.0                  |  |
| Q0 Q7     | Flip-flop Outputs                            | 20/10                    |  |

#### LOGIC SYMBOL



V<sub>CC</sub> = Pin 24 GND = Pin 12 7

# www.DataSheet.in

**FUNCTIONAL DESCRIPTION** — The '198 contains eight edge-triggered D-type flip-flops and the interstage gating required to perform synchronous parallel load, shift right, and shift left operations. Serial data enters at D<sub>SR</sub> for shift right and at D<sub>SL</sub> for shift left operations. Parallel data is applied to the P<sub>0</sub> — P<sub>7</sub> inputs. State changes are initiated by the rising edge of the clock. The D<sub>SR</sub>, D<sub>SL</sub> and P<sub>0</sub> — P<sub>7</sub> inputs can change when the clock is in either state, provided only that the recommended setup and hold times are observed.

The operating mode is determined by  $S_0$  and  $S_1$ , as shown in the Mode Select Table. Clocking of the flip-flops is inhibited when both  $S_0$  and  $S_1$  are LOW. To avoid inadvertently clocking the register, the Select inputs should only be changed while CP is HIGH. A LOW signal on  $\overline{MR}$  overrides all other inputs and forces the outputs LOW.

#### **MODE SELECT TABLE**

|         | INPL  | IPUTS RESPONSE |                  |                                                                                                                                                                                                                                    |  |  |
|---------|-------|----------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| MR      | CP    | So*            | S <sub>1</sub> * | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                              |  |  |
| L H H H | ×\\\× | XHLHL          | XHTLL            | Asynchronous Reset; Outputs = LOW Parallel Load; $P_n \longrightarrow Q_n$ Shift Right; $DsR \longrightarrow Q_0$ , $Q_0 \longrightarrow Q_1$ , etc. Shift Left; $DsL \longrightarrow Q_7$ , $Q_7 \longrightarrow Q_6$ , etc. Hold |  |  |

\*Select inputs should be changed only while CP is HIGH

H = HIGH Voltage Level

L = LOW Voltage Level X = Immaterial

#### **LOGIC DIAGRAM**



4-306 54/98-24

1338

T-46.09.05 130

| CVMPOL | PARAMETER            |          | 54  | /74        | UNITS | CONDITIONS                                                                               |
|--------|----------------------|----------|-----|------------|-------|------------------------------------------------------------------------------------------|
| SYMBOL | FANAMEICH            | Min      | Max | 0          |       |                                                                                          |
| lcc    | Power Supply Current | XC<br>XM |     | 116<br>104 | mA    | $V_{CC} = Max; S_0, S_1 = 4.5 \text{ V}$<br>$CP = \bot \Gamma; \overline{MR}, P_n = Gnd$ |

AC CHARACTERISTICS: VCC = +5.0 V, TA = +25°C (See Section 3 for waveforms and load configurations)

| SYMBOL         |                                           | 54/74  C <sub>L</sub> = 15 pF  R <sub>L</sub> = 400 Ω |          | UNITS | CONDITIONS      |
|----------------|-------------------------------------------|-------------------------------------------------------|----------|-------|-----------------|
|                | PARAMETER                                 |                                                       |          |       |                 |
|                |                                           | Min                                                   | Max      |       |                 |
| fmax           | Maximum Shift Frequency                   | 25                                                    |          | MHz   | Figs. 3-1, 3-8  |
| tplH<br>tpHL · | Propagation Delay<br>CP to Qn             |                                                       | 26<br>30 | ns    | Figs. 3-1, 3-8  |
| tpHL.          | Propagation Delay<br>MR to Q <sub>n</sub> |                                                       | 35       | ns    | Figs. 3-1, 3-16 |

AC OPERATING REQUIREMENTS: VCC = +5.0 V, TA = +25°C

| SYMBOL                                   | PARAMETER                                                       | 54       | /74 | UNITS | CONDITIONS |
|------------------------------------------|-----------------------------------------------------------------|----------|-----|-------|------------|
|                                          | PANAME : EN                                                     | Min      | Max |       |            |
| t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup Time HIGH or LOW<br>Pn, DsL, DsR to CP                    | 20<br>20 |     | ns    |            |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold Time HIGH or LOW<br>Pn, DsL, Dsn to CP                     | 0<br>0   |     | ns    | Fig. 3-6   |
| ts (H)<br>ts (L)                         | Setup Time HIGH or LOW<br>So or S1 to CP                        | 30<br>30 |     | ns    |            |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold Time HIGH or LOW<br>S <sub>0</sub> or S <sub>1</sub> to CP | 0        |     | ris   |            |
| t <sub>w</sub> (H)                       | CP Pulse Width HIGH                                             | 20       |     | ns    | Fig. 3-8   |
| t <sub>w</sub> (L)                       | MR Pulse Width LOW                                              | 20       |     | ns    | Fig. 3-16  |